| | ductor, please visit our website at semi.com | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Onductoba®oo™aseoficonductor and the ON Semico | nductor logo are trademarks of Semiconductor 6mponents h | | | | | | | | of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listin | g of ON Semiconductor's product¢atent coverage may be accessed at www.onsemi.com&ite¢dfPatent-l | | Semiconductor products, including compliance with all laws, regulations and safety requi<br>Semiconductor data sheets and or specications can and do vary in different applications<br>technical eperts. ON Semiconductor does not convey any license under its patent rights r | rements or standards, regardless of any support or applications information provided by ON Semiconduc and actual performance may vary over time. All operating parameters, including Typicals"must be valid nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as urisdiction or any devices intended for implantation in the human body. Should Byer purchase or use ON | ## **Connection Diagrams** Pin Assignment for SSOP and TSSOP Pin Assignment for FBGA ## **Pin Descriptions** | Pin Names | Description | |---------------------------------------|----------------------------------| | <del>OE</del> <sub>n</sub> | Output Enable Input (Active LOW) | | CP <sub>n</sub> | Clock Pulse Input | | I <sub>0</sub> -I <sub>15</sub> | Inputs | | O <sub>0</sub> -O <sub>15</sub> | Outputs | | O <sub>0</sub> -O <sub>15</sub><br>NC | No Connect | #### **FBGA Pin Assignments** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------| | Α | O <sub>0</sub> | NC | OE <sub>1</sub> | CP <sub>1</sub> | NC | I <sub>0</sub> | | В | 02 | O <sub>1</sub> | NC | NC | I <sub>1</sub> | l <sub>2</sub> | | С | O <sub>4</sub> | O <sub>3</sub> | V <sub>CC</sub> | V <sub>CC</sub> | l <sub>3</sub> | I <sub>4</sub> | | D | O <sub>6</sub> | O <sub>5</sub> | GND | GND | l <sub>5</sub> | I <sub>6</sub> | | E | O <sub>8</sub> | O <sub>7</sub> | GND | GND | I <sub>7</sub> | I <sub>8</sub> | | F | O <sub>10</sub> | O <sub>9</sub> | GND | GND | l <sub>9</sub> | I <sub>10</sub> | | G | O <sub>12</sub> | O <sub>11</sub> | V <sub>CC</sub> | V <sub>CC</sub> | I <sub>11</sub> | I <sub>12</sub> | | Н | O <sub>14</sub> | O <sub>13</sub> | NC | NC | I <sub>13</sub> | I <sub>14</sub> | | J | O <sub>15</sub> | NC | OE <sub>2</sub> | CP <sub>2</sub> | NC | I <sub>15</sub> | #### **Truth Tables** | | Inputs | | Outputs | |-----------------|-----------------|--------------------------------|--------------------------------| | CP <sub>1</sub> | OE <sub>1</sub> | I <sub>0</sub> –I <sub>7</sub> | O <sub>0</sub> -O <sub>7</sub> | | ~ | L | Н | Н | | ~ | L | L | L | | L | L | Х | O <sub>0</sub> | | Х | Н | Χ | Z | | | Inputs | | Outputs | |-----------------|-----------------|---------------------------------|---------------------------------| | CP <sub>2</sub> | OE <sub>2</sub> | I <sub>8</sub> -I <sub>15</sub> | O <sub>8</sub> -O <sub>15</sub> | | ~ | L | Н | Н | | ~ | L | L | L | | L | L | Χ | O <sub>0</sub> | | Х | Н | X | Z | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial Z = High Impedance O<sub>0</sub> = Previous O<sub>0</sub> before HIGH-to-LOW of CP ### DC Electrical Characteristics (Continued) | Symbol | Parameter | Conditions | V <sub>CC</sub> | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ | | Units | |------------------|---------------------------------------|------------------------------------------|-----------------|----------------------------------------|-----|-------| | Symbol | Parameter | Conditions | (V) | Min | Max | Units | | I <sub>OFF</sub> | Power-Off Leakage Current | $V_I$ or $V_O = 5.5V$ | 0 | | 10 | μА | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND | 2.3 - 3.6 | | 20 | ^ | | | | $3.6V \le V_I$ , $V_O \le 5.5V$ (Note 7) | 2.3 - 3.6 | | ±20 | μА | | Icc | Increase in I <sub>CC</sub> per Input | $V_{IH} = V_{CC} - 0.6V$ | 2.3 - 3.6 | | 500 | μΑ | | Note 7: Ou | tputs disabled or 3-STATE only. | | | | | | ### **AC Electrical Characteristics** $\text{T}_{\text{A}} = -40^{\circ} \text{ to } +85^{\circ}\text{C} \text{, } \text{R}_{\text{L}} = 500\Omega$ | Symbol | Parameter | $V_{CC}=3.3V\pm0.3V$ | $V_{CC} = 2.7V$ | $V_{CC}=$ 2.5V $\pm$ 0.2V | Units | |--------|-------------|----------------------|-----------------------|---------------------------|--------| | Зушьог | raiailietei | $C_L = 50 pF$ | $C_L = 50 \text{ pF}$ | $C_L = 30 \text{ pF}$ | Offics | | | | Min May | Min May | Min May | | fMAD 0.0056 LV f 50 Min Max Note 8: Skew is defined as the absolute value of the differences between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. # **Dynamic Switching Characteristics** # Capacitance #### AC LOADING and WAVEFORMS Generic for LCX Family FIGURE 1. AC Test Circuit ( $C_L$ includes probe and jig capacitance) | Test | Switch | |-------------------------------------|-----------------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 ± 0.3V, and 2.7V $V_{CC}$ x 2 at $V_{CC}$ = 2.5 ± 0.2V | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | Waveform for Inverting and Non-Inverting Functions 3-STATE Output High Enable and Disable Times for Logic Propagation Delay. Pulse Width and $t_{\rm rec}$ Waveforms Setup Time, Hold Time and Recovery Time for Logic 3-STATE Output Low Enable and Disable Times for Logic t<sub>rise</sub> and t<sub>fall</sub> FIGURE 2. Waveforms (Input Characteristics; f =1MHz, $t_r = t_f = 3ns$ ) 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: Life support devices or systems are devices or systems which, (a) are intended for surgical imin: