





-24 HT6 SUFFIX CASE 510AN



## ORDERING INFORMATION

See detailed ordering and shipping information in the package dimensions section on page 16 of this data sheet.

## Table 1. PIN DESCRIPTION

| SOIC / TSSOP | TQFN  | Pin Name                                | Function                      |  |
|--------------|-------|-----------------------------------------|-------------------------------|--|
| 1            | 22    | INT                                     | Interrupt Output (open drain) |  |
| 2            | 23    | A1                                      | Address Input 1               |  |
| 3            | 24    | A2                                      | Address Input 2               |  |
| 4–11         | 1–8   | I/O <sub>0.0</sub> - I/O <sub>0.7</sub> | I/O Port 0.0 to I/O Port 0.7  |  |
| 12           | 9     | V <sub>SS</sub>                         | Ground                        |  |
| 13–20        | 10–17 | I/O <sub>1.0</sub> – I/O <sub>1.7</sub> | I/O Port 1.0 to I/O Port 1.7  |  |
| 21           | 18    | A0                                      | Address Input 0               |  |
| 22           | 19    | SCL                                     | Serial Clock                  |  |
| 23           | 20    | SDA                                     | Serial Data                   |  |
| 24           | 21    | V <sub>CC</sub>                         | Power Supply                  |  |

## Table 2. ABSOLUTE MAXIMUM RATINGS

| Parameters                                                                                        | Ratings      | Units |
|---------------------------------------------------------------------------------------------------|--------------|-------|
| V <sub>CC</sub> with Respect to Ground                                                            | -0.5 to +6.5 | V     |
| Voltage on Any Pin with Respect to Ground                                                         | -0.5 to +5.5 | V     |
| DC Current on I/O <sub>1.0</sub> to I/O <sub>1.7</sub> , I/O <sub>0.0</sub> to I/O <sub>0.7</sub> | ±50          | mA    |
| DC Input Current                                                                                  | ±20          | mA    |
| V <sub>CC</sub> Supply Current                                                                    | 160          | mA    |
| V <sub>SS</sub> Supply Current                                                                    | 200          | mA    |
| Package Power Dissipation Capability ( $T_A = 25^{\circ}C$ )                                      | 1.0          | W     |
| Junction Temperature                                                                              | +150         | °C    |
| Storage Temperature                                                                               | -65 to +150  | °C    |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

## Table 3. RELIABILITY CHARACTERISTICS

| Symbol                    | Parameter          | Reference Test Method  | Min  | Units |
|---------------------------|--------------------|------------------------|------|-------|
| V <sub>ZAP</sub> (Note 1) | ESD Susceptibility | JEDEC Standard JESD 22 | 2000 | V     |
| I <sub>LTH</sub> (Note 1) | Latch-up           | JEDEC JESD78A          | 100  | mA    |

1. This parameter is tested initially and after a design or process change that affects the parameter.

| Symbol                   | Parameter               | Parameter Conditions                                                                          |      | Тур  | Max                   | Unit |
|--------------------------|-------------------------|-----------------------------------------------------------------------------------------------|------|------|-----------------------|------|
| SUPPLIES                 | •                       | •                                                                                             | •    |      | •                     |      |
| V <sub>CC</sub>          | Supply voltage          |                                                                                               | 2.3  | -    | 5.5                   | V    |
| ICC                      | Supply current          | Operating mode; V <sub>CC</sub> = 5.5 V;<br>no load; f <sub>SCL</sub> = 100 kHz               | -    | 135  | 200                   | μΑ   |
| I <sub>stbl</sub>        | Standby current         | Standby mode; $V_{CC}$ = 5.5 V; no load; $V_{I}$ = $V_{SS}$ ; $f_{SCL}$ = 0 kHz; I/O = inputs | -    | 1.1  | 1.5                   | mA   |
| I <sub>stbh</sub>        | Standby current         | Standby mode; $V_{CC}$ = 5.5 V; no load; $V_I$ = $V_{CC}$ ; $f_{SCL}$ = 0 kHz; I/O = inputs   | -    | 0.75 | 1                     | μΑ   |
| V <sub>POR</sub>         | Power-on reset voltage  | No load; $V_I = V_{CC}$ or $V_{SS}$                                                           | -    | 1.5  | 1.65                  | V    |
| SCL, SDA, IN             | IT                      |                                                                                               | -    | -    | •                     | -    |
| V <sub>IL</sub> (Note 2) | Low level input voltage |                                                                                               | -0.5 | -    | 0.3 x V <sub>CC</sub> | V    |

Table 4. D.C. OPERATING CHARACTERISTICS ( $V_{CC} = 2.3 V$  to 5.5 V;  $V_{SS} = 0 V$ ;  $T_A = -40^{\circ}C$  to +85°C, unless otherwise specified.)

 $V_{\text{IH}}$ 

|                           |                                      | Stand | lard I <sup>2</sup> C | Fas | st I <sup>2</sup> C |       |
|---------------------------|--------------------------------------|-------|-----------------------|-----|---------------------|-------|
| Symbol                    | Parameter                            | Min   | Max                   | Min | Max                 | Units |
| F <sub>SCL</sub>          | Clock Frequency                      |       | 100                   |     | 400                 | kHz   |
| t <sub>HD:STA</sub>       | START Condition Hold Time            | 4     |                       | 0.6 |                     | μs    |
| tLOW                      | Low Period of SCL Clock              | 4.7   |                       | 1.3 |                     | μs    |
| t <sub>HIGH</sub>         | High Period of SCL Clock             | 4     |                       | 0.6 |                     | μs    |
| t <sub>SU:STA</sub>       | START Condition Setup Time           | 4.7   |                       | 0.6 |                     | μs    |
| t <sub>HD:DAT</sub>       | Data In Hold Time                    | 0     |                       | 0   |                     | μs    |
| t <sub>SU:DAT</sub>       | Data In Setup Time                   | 250   |                       | 100 |                     | ns    |
| t <sub>R</sub> (Note 7)   | SDA and SCL Rise Time                |       | 1000                  |     | 300                 | ns    |
| t <sub>F</sub> (Note 7)   | SDA and SCL Fall Time                |       | 300                   |     | 300                 | ns    |
| t <sub>SU:STO</sub>       | STOP Condition Setup Time            | 4     |                       | 0.6 |                     | μs    |
| t <sub>BUF</sub> (Note 7) | Bus Free Time Between STOP and START | 4.7   |                       | 1.3 |                     | μs    |
| t <sub>AA</sub>           | SCL Low to Data Out Valid            |       | 3.5                   |     | 0.9                 | μs    |
| t <sub>DH</sub>           | Data Out Hold Time                   | 100   |                       | 50  |                     | ns    |
| T <sub>i</sub> (Note 7)   |                                      | •     |                       | •   |                     | •     |

## **Pin Description**

### SCL: Serial Clock

The serial clock input clocks all data transferred into or out of the device. The SCL line requires a pull–up resistor if it is driven by an open drain output.

## SDA: Serial Data/Address

The bidirectional serial data/address pin is used to transfer all data into and out of the device. The SDA pin is an open drain output and can be wire–ORed with other open drain or open collector outputs. A pull–up resistor must be connected from SDA line to  $V_{CC}$ . The value of the pull–up resistor,  $R_P$ , can be calculated based on minimum and maximum values from Figure 4 and Figure 5 (see Note).

## A0, A1, A2: Device Address Inputs

These inputs are used for extended addressing capability. The A0, A1, A2 pins should be hardwired to  $V_{CC}$  or  $V_{SS}$ . When hardwired, up to eight CAT9555s may be addressed on a single bus system. The levels on these inputs are compared with corresponding bits, A2, A1, A0, from the slave address byte.

## I/O<sub>0.0</sub> to I/O<sub>0.7</sub>, I/O<sub>1.0</sub> to I/O<sub>1.7</sub>: Input / Output Ports

Any of these pins may be configured as input or output. The simplified schematic of  $I/O_0$  to  $I/O_7$  is shown in Figure 6. When an I/O is configured as an input, the Q1 and Q2 output transistors are off creating a high impedance input with a weak pull–up resistor (typical 100 k $\Omega$ ). If the I/O pin is configured as an output, the push–pull output stage is enabled. Care should be taken if an external voltage is applied to an I/O pin configured as an output due to the low impedance paths that exist between the pin and either V<sub>CC</sub> or V<sub>SS</sub>.





## **INT:** Interrupt Output

The open-drain interrupt output is activated when one of the port pins configured as an input changes state (differs from the corresponding input port register bit state). The interrupt is deactivated when the input returns to its previous state or the input port register is read. Since there are two 8-bit ports that are read independently, the interrupt caused by Port 0 will not be cleared by a read of Port 1, or vice versa.

Changing an I/O from an output to an input may cause a false interrupt if the state of the pin does not match the contents of the input port register.



Figure 6. Simplified Schematic of I/Os

## FUNCTIONAL DESCRIPTION

The CAT9555 general purpose input/output (GPIO) peripheral provides up to sixteen I/O ports, controlled through an  $I^2C$  compatible serial interface.

The CAT9555 supports the I<sup>2</sup>C Bus data transmission protocol. This Inter–Integrated Circuit Bus protocol defines any device that sends data to the bus to be a transmitter and any device receiving data to be a receiver. The transfer is controlled by the Master device which generates the serial clock and all START and STOP conditions for bus access. The CAT9555 operates as a Slave device. Both the Master device and Slave device can operate as either transmitter or receiver, but the Master device controls which mode is activated.

## I<sup>2</sup>C Bus Protocol

The features of the I<sup>2</sup>C bus protocol are defined as follows:

- 1. Data transfer may be initiated only when the bus is not busy.
- 2. During a data transfer, the data line must remain stable whenever the clock line is high. Any changes in the data line while the clock line is high will be interpreted as a START or STOP condition (Figure 7).

#### **START and STOP Conditions**

The START Condition precedes all commands to the device, and is defined as a HIGH to LOW transition of SDA when SCL is HIGH. The CAT9555 monitors the SDA and SCL lines and will not respond until this condition is met.

A LOW to HIGH transition of SDA when SCL is HIGH determines the STOP condition. All operations must end with a STOP condition.

#### Device Addressing

After the bus Master sends a START condition, a slave address byte is required to enable the CAT9555 for a read or write operation. The four most significant bits of the slave address are fixed as binary 0100 (Figure 8). The CAT9555 uses the next three bits as addressts as3()]s req3 the M0 TD-.eree bits as a performed. When thia-.00-is set to "1", a read operation-is initiated, and when set to "0", a write operation-is selected.

Following the START condition and the slave address byte, the CAT9555 monitors the bus and responds with an acknowledge (on the SDA line) when its address matches the

### **Registers and Bus Transactions**

The CAT9555 internal registers and their address and function are shown in Table 7.

The command byte is the first byte to follow the device address byte during a write/read bus transaction. The register command byte acts as a pointer to determine which register will be written or read.

The input port register is a read only port. It reflects the incoming logic levels of the I/O pins, regardless of whether the pin is defined as an input or an output by the configuration register. Writes to the input port register are ignored.

### Table 7. REGISTER COMMAND BYTE

| Command (hex) | Register                  |
|---------------|---------------------------|
| 0h            | Input Port 0              |
| 1h            | Input Port 1              |
| 2h            | Output Port 0             |
| 3h            | Output Port 1             |
| 4h            | Polarity Inversion Port 0 |
| 5h            | Polarity Inversion Port 1 |
| 6h            | Configuration Port 0      |
| 7h            | Configuration Port 1      |

### Table 8. REGISTERS 0 AND 1 – INPUT PORT REGISTERS

| bit     | I <sub>0.7</sub> | I <sub>0.6</sub> | I <sub>0.5</sub> | I <sub>0.4</sub> | I <sub>0.3</sub> | I <sub>0.2</sub> | I <sub>0.1</sub> | I <sub>0.0</sub> |
|---------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| default | Х                | Х                | Х                | Х                | Х                | Х                | Х                | Х                |
| bit     | I <sub>1.7</sub> | I <sub>1.6</sub> | I <sub>1.5</sub> | I <sub>1.4</sub> | I <sub>1.3</sub> | I <sub>1.2</sub> | I <sub>1.1</sub> | I <sub>1.0</sub> |
| default | Х                | Х                | Х                | Х                | Х                | Х                | Х                | Х                |

#### Table 9. REGISTERS 2 AND 3 – OUTPUT PORT REGISTERS

| bit     | O <sub>0.7</sub> | O <sub>0.6</sub> | O <sub>0.5</sub> | O <sub>0.4</sub> | O <sub>0.3</sub> | O <sub>0.2</sub> | O <sub>0.1</sub> | O <sub>0.0</sub> |
|---------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| default | 1                | 1                | 1                | 1                | 1                | 1                | 1                | 1                |
| bit     | 0 <sub>1.7</sub> | 0 <sub>1.6</sub> | O <sub>1.5</sub> | O <sub>1.4</sub> | 0 <sub>1.3</sub> | 0 <sub>1.2</sub> | 0 <sub>1.1</sub> | O <sub>1.0</sub> |
| default | 1                | 1                | 1                | 1                | 1                | 1                | 1                | 1                |

#### Table 10. REGISTERS 4 AND 5 – POLARITY INVERSION REGISTERS

| bit     | N <sub>0.7</sub> | N <sub>0.6</sub> | N <sub>0.5</sub> | N <sub>0.4</sub> | N <sub>0.3</sub> | N <sub>0.2</sub> | N <sub>0.1</sub> | N <sub>0.0</sub> |
|---------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| default | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |
| bit     | N <sub>1.7</sub> | N <sub>1.6</sub> | N <sub>1.5</sub> | N <sub>1.4</sub> | N <sub>1.3</sub> | N <sub>1.2</sub> | N <sub>1.1</sub> | N <sub>1.0</sub> |
| default | 0                | 0                | 0                | 0                | 0                | 0                | 0                | 0                |

### Table 11. REGISTERS 6 AND 7 – CONFIGURATION REGISTERS

| bit     | C <sub>0.7</sub> | C <sub>0.6</sub> | C <sub>0.5</sub> | C <sub>0.4</sub> | C <sub>0.3</sub> | C <sub>0.2</sub> | C <sub>0.1</sub> | C <sub>0.0</sub> |
|---------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|------------------|
| default | 1                | 1                | 1                | 1                | 1                | 1                | 1                | 1                |
| bit     | C <sub>1.7</sub> | C <sub>1.6</sub> | C <sub>1.5</sub> | C <sub>1.4</sub> | C <sub>1.3</sub> | C <sub>1.2</sub> | C <sub>1.1</sub> | C <sub>1.0</sub> |
| default | 1                | 1                | 1                | 1                | 1                | 1                | 1                | 1                |





The output port register sets the outgoing logic levels of the I/O ports, defined as outputs by the configuration register. Bit values in this register have no effect on I/O pins defined as inputs. Reads from the output port register reflect the value that is in the flip-flop controlling the output, not the actual I/O pin value.

The polarity inversion register allows the user to invert the polarity of the input port register data. If a bit in this register

## **Power-On Reset Operation**

When the power supply is applied to  $V_{CC}$  pin, an internal power-on reset pulse holds the CAT9555 in a reset state until  $V_{CC}$  reaches  $V_{POR}$  level. At this point, the reset condition is released and the internal state machine and the CAT9555 registers are initialized to their default state.



## PACKAGE DIMENSIONS

SOIC-24, 300 mils CASE 751BK-01 ISSUE O



SYMBOL NOM MAX MIN А A1 0.10 b 0.31 0.20 С D Е E1 е 0.25 h θ 0





SIDE VIEW

END VIEW

Notes:

(1) , e , a e , , e e , e , e , e . (2) , e , -013.

## PACKAGE DIMENSIONS

TQFN24, 4x4 CASE 510AG-01 ISSUE B



TOP VIEW

SIDE VIEW

BOTTOM VIEW

| SYMBOL | MIN      | NOM      | МАХ  |  |  |
|--------|----------|----------|------|--|--|
| А      | 0.70     | 0.75     | 0.80 |  |  |
| A1     | 0.00     |          | 0.05 |  |  |
| A3     |          | 0.20 REF |      |  |  |
| b      | 0.20     | 0.25     | 0.30 |  |  |
| D      |          | 4.00 BSC |      |  |  |
| D2     | 2.70     | 2.80     | 2.90 |  |  |
| E      |          | 4.00 BSC |      |  |  |
| E2     | 2.70     | 2.80     | 2.90 |  |  |
| е      | 0.50 BSC |          |      |  |  |
| L      | 0.30     |          | 0.50 |  |  |

#### Notes:

(1) e ae, ee (2) e -220. .



DETAIL A



## PACKAGE DIMENSIONS

TQFN24, 4x4 TA CASE 510AN-01 ISSUE O







#### Example of Ordering Information (Notes 8 to 12)



- 8. All packages are RoHS-compliant (Lead-free, Halogen-free).
- 9. The standard lead finish is Matte–Tin for SOIC and TSSOP packages and NiPdAu for TQFN package.
- 10. The device used in the above example is a CAT9555HV6I-GT2 (TQFN, Industrial Temperature, NiPdAu, Tape & Reel, 2,000/Reel).
- 11. For additional package and temperature options, please contact your nearest ON Semiconductor Sales office.
- 12. For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

| Part Number     | Package | Lead Finish |
|-----------------|---------|-------------|
| CAT9555WI       | SOIC    | Matte-Tin   |
| CAT9555WI-T1    | SOIC    | Matte-Tin   |
| CAT9555YI       | TSSOP   | Matte-Tin   |
| CAT9555YI-T2    | TSSOP   | Matte-Tin   |
| CAT9555HV6I–G   | TQFN    | NiPdAu      |
| CAT9555HV6I-GT2 | TQFN    | NiPdAu      |
| CAT9555HT6I-G   | TQFN    | NiPdAu      |
| CAT9555HT6I-GT2 | TQFN    | NiPdAu      |

#### **Table 12. ORDERING PART NUMBER**

ON Semiconductor is licensed by Philips Corporation to carry the I<sup>2</sup>C Protocol.

ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use persons, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death application is subject to all applicable copyright laws and is not for esale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850

#### ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative