# 

# Audio Processor for **p**igital Hearing Aids

# EZAIRO 7111 HYBR

Introduction

Ezairo<sup>®</sup> 7111 is an open-programmable DSP-based hybrid specifically designed for use in high-performance hearing aid and hearing implant devices. The Ezairo 7111 hybrid includes the Ezairo 7100 System-on-Chip (SoC), with its high-precision quad-core architecture that delivers 375 MIPS, without sacrificing power consumption.

The highly integrated Ezairo 7100 includes an optimized, dual–Harvard CFX Digital Signal Processor (DSP) core and HEAR Configurable Accelerator signal processing engine. It also features an Arm<sup>®</sup> Cortex<sup>®</sup>–M3 Processor Subsystem that supports various types of protocols for wireless communication. This block combines an open–programmable controller with hardware accelerators for audio coding and error correction support.

Ezairo 7100 also includes a programmable Filter Engine that enables time domain filtering and supports an ultra–low–delay audio path. When combined with non–volatile memory and wireless transceivers, Ezairo 7100 forms a complete hardware platform.

The Ezairo 7111 hybrid contains the Ezairo 7100 SoC, 2 Mb EEPROM storage and the necessary passive components to directly interface with the transducers required in a hearing aid.

#### **Development Tools**

Ezairo Preconfigured Suite (Pre Suite)\*

The Ezairo Pre Suite provides a complete framework to easily develop Ezairo-based hearing aids and fitting software. Included in the Ezairo Pre Suite is a firmware bundle, configuration software, and a cross-platform Software Development Kit (SDK) to develop your own fitting software.

#### Open-Programmable Evaluation and Development Kit (EDK)

To develop your own firmware on Ezairo 7111, the Ezairo 7100 Evaluation and Development Kit (EDK) includes optimized hardware, programming interface, and a comprehensive Integrated Development Environment (IDE).

Note: This datasheet describes all features of the Ezairo 7111 hybrid module. Not all of these features are available using the Ezairo Preconfigured Suite.



SIP19 CASE 127ES

#### MARKING DIAGRAM



#### ORDERING INFORMATION

| Device            | Package                      | Shipping <sup>†</sup> |
|-------------------|------------------------------|-----------------------|
| E7111-0-102A19-AG | SIP19<br>(RoHS<br>Compliant) | 250 / Tape &<br>Reel  |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

## **KEY FEATURES**

- **Programmable Flexibility**: the open-programmable DSP-based system can be customized to the specific signal processing needs of manufacturers. Algorithms and features can be modified or completely new concepts implemented without having to modify the chip.
- Fully Integrated Hybrid: includes the Ezairo 100 SoC, 2 Mbit EEPROM storage and the necessary passive components to directly interface with the transducers required in a hearing aid.
- Quad-core Architecture: includes a CFX DSP, a HEAR Configurable Accelerator, an Arm Cortex-M3 Processor Subsystem and a programmable Filter Engine. The system also includes an efficient input/output controller (IOC), system memories, input and output stages along with a full complement of peripherals and interfaces.
- **CFX DSP**: a highly cycle–efficient, programmable core that uses a 24–bit fixed–point, dual–MAC, dual–Harvard architecture.
- **HEAR Configurable Accelerator**: a highly optimized signal processing engine designed to perform common signal processing operations and complex standard filterbanks.
- Arm Cortex–M3 Processor Subsystem: a complete subsystem that supports efficient data transfer to and from a wireless transceiver. The subsystem includes hardwired CODECS (G.722, CVSD) and Error Correction support (Reed–Solomon, Hamming), as well as a fully programmable Arm Cortex–M3 processor and dedicated interfaces. It is compatible with various wireless technologies (NFMI, RF).
- **Programmable Filter Engine**: a filtering system that allows applying a various range of pre– or post–processing filtering, such as IIR, FIR and biquad filters.
- Configurable System Clock Speeds: 1.28 MHz, 1.92 MHz, 2.56 MHz, 3.84 MHz, 5.12 MHz, 6.4 MHz, 7.68 MHz, 8.96 MHz, 9.60 MHz, 10.24 MHz\* (default clock calibration), 12.80 MHz and 15.36 MHz to optimize the computing performance versus power consumption ratio. The calibration for these 12 clock speeds are stored in the manufacturing area of the EEPROM.

- Ultra-low Delay: programmable Filter Engine supports an ultra-low-delay audio path of 0.044 ms (44 µs) for superior performance of features such as occlusion management.
- Ultra-high Fidelity: 85 dB system dynamic range with up to 110 dB input signal dynamic range, exceptionally-low system noise and low group delay.
- Ultra-low Power Consumption: <0.7 mA @ 10.24 MHz system clock (executing a tight MAC-loop in the CFX DSP core plus a typical hearing aid filterbank on the HEAR Configurable Accelerator).
- **High Output Level**: output levels of ~139 dB SPL possible with low impedance receiver (measured using IEC 711 coupler).
- **Diverse Memory Architecture**: a total of 40 kwords of program memory and 44 kwords of data memory, shared between the four cores included on the Ezairo 7100 chip.
- **Data Security**: sensitive program data can be encrypted for storage in EEPROM to prevent unauthorized parties from gaining access to proprietary algorithm intellectual property.
- **Signal Detection** Unit: ultra-low-power detection system for signals on any analog inputs.
- **High Throughput Communication Interface**: fast I<sup>2</sup>C–based interface for quick download, debugging and general communication.
- **Highly Configurable Interfaces**: two PCM interfaces, two I<sup>2</sup>C interfaces, two SPI interfaces, a UART interface as well as multiple GPIOs can be used to stream configuration, control or signal data into and out of the Ezairo 7111 hybrid.
- **On-chip PLL**: support for communication synchronization with wireless transceiver.
- **Glueless MMI**: link to various analog and digital user interfaces such as analog or digital volume control potentiometers, push buttons for program selection and microphone/telecoil switching.
- Fitting Support: support for Microcard, HI–PRO 2, HI–PRO USB, QuickCom, and NOAHlink, including NOAHlink's audio streaming feature.
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant

#### Table 1. ABSOLUTE MAXIMUM RATINGS

| Symbol                                                   | Parameter                              | Min      | Max           | Unit |
|----------------------------------------------------------|----------------------------------------|----------|---------------|------|
| VBAT                                                     | Power supply voltage                   |          | 2             | V    |
| VBATOD                                                   | Output drivers power supply voltage    |          | 2             | V    |
| Vin                                                      | Voltage at any input pin               | GNDC-0.3 | VDDO +<br>0.3 | V    |
| GNDC, GNDA                                               | Digital and Analog Grounds             | 0        | -             | V    |
| T functional                                             | Functional temperature range (Note 1)  | -40      | 85            | °C   |
| T operational                                            | Operational temperature range (Note 1) | 0        | 50            | °C   |
| T storage                                                | Storage temperature range              | -40      | 85            | °C   |
| Caution: Class 2 ESD Sensitivity, JESD22-A114-B (2000 V) |                                        |          |               |      |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Electrical Specification may exceed listed tolerances when out of the temperature range 0°C to 50°C.

#### **Electrical Performance Specifications**

The tests were performed at 20°C with a 1.25 V supply voltage and 4.7  $\Omega$  series resistor to simulate a nominal hearing aid battery. The system clock (SYS\_CLK) was set to 5.12 MHz and an audio input sampling frequency of 16 kHz was used. Parameters marked as screened are tested on each chip.

Table 2. ELECTRICAL SPECIFICATIONS

| Description                      | Symbol               | Conditions                                                                                                       | Min  | Тур  | Max  | Unit  | Screened     |
|----------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--------------|
| OVERALL                          | OVERALL              |                                                                                                                  |      |      |      |       |              |
| Supply Voltage                   | VBAT                 | Supply voltage measured at the VBAT pin                                                                          | 1.05 | 1.25 | 2.0  | V     |              |
| Current consumption              | I <sub>VBAT</sub>    | Filterbank: 30% load CFX:<br>100% load SYS_CLK:<br>10.24 MHz                                                     | _    | 700  | _    | μΑ    |              |
|                                  |                      | Ezairo Pre Suite firmware<br>bundle running at 10.24<br>MHz, all algorithms active,<br>no transducers connected. | -    | 1090 | -    | μΑ    |              |
| Stand by current                 | Istb                 | Using ON's macro                                                                                                 |      | 40   | 120  | μΑ    |              |
| VREG                             |                      | · · · · · · · · · · · · · · · · · · ·                                                                            |      |      |      |       |              |
| Regulated voltage output         | VREG                 | Trimmed bandgap $I_{load} = 100 \ \mu A$                                                                         | 0.96 | 0.97 | 0.98 | V     | $\checkmark$ |
| Regulator PSRR                   | VREG <sub>PSRR</sub> | 1 kHz, VBAT = 1.25 V                                                                                             | 76   | 80   | -    | dB    |              |
| Load current                     | I <sub>LOAD</sub>    |                                                                                                                  | _    | -    | 2    | mA    |              |
| Load regulation                  | LOAD <sub>REG</sub>  | $5 \mu\text{A} < \text{I}_{\text{load}} < 2 \text{mA}$                                                           | _    | 4    | 10   | mV/mA |              |
| Line regulation                  | LINE <sub>REG</sub>  | I <sub>load</sub> = 1 mA                                                                                         | _    | 2    | 5    | mV/V  |              |
| VDDA                             |                      |                                                                                                                  |      |      |      |       |              |
| Output voltage<br>trimming range | VDDA                 | Control register configured, typical values                                                                      | 1.8  | 2.0  | 2.1  | V     | $\checkmark$ |
| Regulator PSRR                   | VDDA <sub>PSRR</sub> | 1 kHz, VBAT = 1.25 V                                                                                             | 40   | 50   | -    | dB    |              |
| Load current                     | I <sub>LOAD</sub>    |                                                                                                                  | -    | -    | 1    | mA    |              |
| Load regulation                  | LOAD <sub>REG</sub>  | VBAT = 1.2 V; 100 μA <<br>I <sub>load</sub> < 1 mA                                                               | -    | 4    | 10   | mV/mA |              |
| Line regulation                  | LINE <sub>REG</sub>  | 1.2 V < VBAT < 1.86 V;<br>I <sub>load</sub> = 100 μA                                                             | -    | 6    | 20   | mV/V  |              |

#### Table 2. ELECTRICAL SPECIFICATIONS

| Description                      | Symbol               | Conditions                                                  | Min | Тур | Max | Unit  | Screened     |
|----------------------------------|----------------------|-------------------------------------------------------------|-----|-----|-----|-------|--------------|
| VDBL                             |                      |                                                             |     |     |     |       |              |
| Output voltage<br>trimming range | VDBL                 | Control register<br>configured, typical values,<br>unloaded | 1.6 | 2.0 | 2.2 | V     | $\checkmark$ |
| Regulator PSRR                   | VDBL <sub>PSRR</sub> | 1 kHz, VBAT = 1.25 V                                        | 30  | 40  | -   | dB    |              |
| Load current                     | I <sub>LOAD</sub>    | ITRIM<br>(A_CP_VDBL_CTRL) =<br>0x7                          | -   | -   | 15  | mA    |              |
| Load regulation                  | LOAD <sub>REG</sub>  | VBAT = 1.2 V; 100 μA <<br>I <sub>load</sub> < 3 mA          | -   | 4   | 10  | mV/mA |              |
| Line regulation                  | LINE <sub>REG</sub>  | VBAT > 1.2 V; I <sub>load</sub> =<br>100 μA                 | -   | 6   | -   | -     | -            |

#### Table 2. ELECTRICAL SPECIFICATIONS

Description

Max Unit Screened

#### Table 2. ELECTRICAL SPECIFICATIONS

| Description                  | Symbol             | Conditions                                   | Min | Тур | Max | Unit  | Screened |
|------------------------------|--------------------|----------------------------------------------|-----|-----|-----|-------|----------|
| SIGNAL DETECTION U           | JNIT               |                                              |     |     |     |       |          |
| Preamplifier gain            | SDU <sub>PAG</sub> | 3dB steps                                    | 0   | _   | 36  | dB    |          |
| Equivalent IRN               | SDU <sub>IRN</sub> | Non-weighted, 30 dB<br>gain, 100 Hz – 10 kHz | -   | -   | 20  | μVrms |          |
| Input impedance              | SDU <sub>R</sub>   |                                              | 370 | 500 | 725 | kΩ    |          |
| Low Pass Filter<br>Bandwidth | SDU <sub>LPF</sub> |                                              |     | 50  |     |       |          |

#### Table 3. RECOMMENDED MINIMUM VDDC LEVELS

| Operating Frequency (MHz) | Minimum VDDC Voltage (V) |
|---------------------------|--------------------------|
| 1.28 to 5.12              | 0.73                     |
| 5.13 to 10.24             | 0.82 (Note 6)            |
| 10.25 to 12.80            | 0.85                     |
| 12.81 to 15.36            | 0.88 (Note 7)            |

6. The default VDDC calibration entry, stored in the manufacturing area of the EEPROM at address 0x0064, should be used for operation at 0.82 V.

7. An alternate VDDC calibration entry, stored in the manufacturing area of the EEPROM at address 0x00E8, should be used for operation at 0.88 V.

#### PACKAGING AND MANUFACTURING

- Ultra-miniature form factor: suitable for all hearing aid styles including CIC, ITE, RITE, BTE, and mini-BTE.
- Can easily be soldered by hand.
- Re-flowable: the Ezairo 7111 hybrid is re-flowable onto FR4 and other substrates.
- Bump metallization: SAC305 (Sn96.5/Ag3.0/Cu0.5)
- RoHS compliant: the Ezairo 7111 hybrid complies with the RoHS directive.

#### SYSTEM DIAGRAM

Figure 1 is a simplified diagram of the hybrid system that shows the major internal functional blocks and possible external peripherals.



Figure 1. Ezairo 7111 Hybrid System Diagram

#### Ezairo 7111 HYBRID INTERFACE SPECIFICATIONS

A total of 19 pads are present on the Ezairo 7111 hybrid. These pads are the interfaces between the hybrid and the other components in the hearing aid. They are listed in Table 4 along with the internal connections.

#### Table 4. PAD DESCRIPTION

| Ball Number | Hybrid Pad Name | Hybrid Pad Description                       |
|-------------|-----------------|----------------------------------------------|
| A1          | AIO             | Analog Input 0: Microphone or Telecoil Input |
| A2          | MIC_VREG        | Regulated voltage for microphone             |
| A3          | GND_MIC         | Input Transducer Ground                      |
| A4          | DIO24           | Digital Input Output 24                      |
| A5          | DIO23           | Digital Input Output 23                      |
| A6          | DIO22           | Digital Input Output 22                      |
|             |                 |                                              |
| A8          | VBAT            | Power Supply                                 |
| B1          | Al1             | Analog Input 1: Microphone or Telecoil Input |
| B3          | AI3             | Analog Input 3: Direct Analog Input          |
| B8          | RCVR_BAT        | Output Stage Power Supply                    |
| C1          | AI2             |                                              |

# Ezairo 7111 HYBRID SCHEMATICS



Figure 2. Ezairo 7111 Hybrid Schematics

### CONNECTION DIAGRAM

#### ARCHITECTURE OVERVIEW

The Ezairo 7100 system is an asymmetric quad-core architecture, mixed-signal system-on-chip designed specifically for audio processing. It centers around four processing cores: the CFX Digital Signal Processor (DSP), the HEAR Configurable Accelerator, the Arm Cortex-M3 Processor Subsystem, and the Filter Engine.

#### CFX DSP Core

The CFX DSP core is used to configure the system and the other cores, and it coordinates the flow of signal data progressing through the system. The CFX DSP can also be used for custom signal processing applications that can't be handled by the HEAR or the Filter Engine.

The CFX DSP is a user-programmable general-purpose DSP core that uses a 24-bit fixed-

• Arm Cortex–M3 processor PCM interface

System Identification

System identification is used to identify different system components. This information can be retrieved using the Promira Serial Platform from TotalPhase, Inc. Or the Communications Accelerator Adaptor (CAA) and some protocol software provided by ON Semiconductor (see CAA instruction manual). For the Ezairo 7100 chip, the key identifier components and values are as follows:

- Chip Family: 0x06
- Chip Version:0x01
- Chip Revision: 0x0200

The hybrid ID can be found in the manufacturing area of the EEPROM at address 0x00F1 to 0x00F2 (2 bytes => 16 bits)

• Hybrid ID: 0x00B0

#### Electrostatic Discharge (ESD) Device

**CAUTION:** ESD sensitive device. Permanent damage may occur on devices subjected to high–energy electrostatic discharges. Proper ESD precautions in handling, packaging and testing are recommended to avoid performance degradation or loss of functionality.

#### **Development Tools**

For more information on which development tools best suit your product development, contact your local sales representative or authorized distributor. Company or Product Inquiries



onsemi, , and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or incruit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi