### DATA SHEET www.onsemi.com

# 1.1 GHz Dual Modulus Prescaler

# MC12026A

#### Description

The MC12026A is a high frequency, low voltage dual modulus prescaler used in phase-locked loop (PLL) applications.

The MC12026A can be used with CMOS synthesizers requiring positive edges to trigger internal counters in a PLL to provide tuning signals up to 1.1 GHz in programmable frequency steps.

A Divide Ratio Control (SW) permits selection of an 8/9 or 16/17 divide ratio as desired.

The Modulus Control (MC) selects the proper divide number after SW has been biased to select the desired divide ratio.

#### Features

1.1 GHz Toggle Frequency

Supply Voltage 4.5 to 5.5 V

Low Power 4.0 mA Typical

Operating Temperature Range of -40 to 85 C

The MC12026 is Pin Compatible with the MC12022

Short Setup Time (tset ) 6.0 ns Typical @ 1.1 GHz

Modulus Control Input Level is Compatible with Standard CMOS and TTL

These Devices are Pb-Free, Halogen Free and are RoHS Compliant

#### Table 1. FUNCTIONAL TABLE

| SW | MC   | Divide Ratio |  |  |  |
|----|------|--------------|--|--|--|
| Н  | Н    | 8            |  |  |  |
| Н  | L    | 9            |  |  |  |
| L  | Н 16 |              |  |  |  |
| L  | L    | 17           |  |  |  |

1. SW:  $H = V_{CC}$ , L = Open. A logic L can also be applied by grounding this pin, but this is not recommended due to increased power consumption.

2. MC: H = 2.0 V to V<sub>CC</sub>, L = GND to 0.8 V.

#### Table 2. MAXIMUM RATINGS

| Characteristics               | Symbol           | Symbol Value |     |
|-------------------------------|------------------|--------------|-----|
| Power Supply Voltage, Pin 2   | V <sub>CC</sub>  | -0.5 to 7.0  | Vdc |
| Operating Temperature Range   | T <sub>A</sub>   | -40 to 85    | С   |
| Storage Temperature Range     | T <sub>stg</sub> | -65 to 150   | С   |
| Modulus Control Input, Pin 6  | MC               | -0.5 to 6.5  | Vdc |
| Maximum Output Current, Pin 4 | Ι <sub>Ο</sub>   | 10.0         | mA  |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. NOTE: ESD data available upon request.



SOIC-8 NB D SUFFIX CASE 751-07

#### MARKING DIAGRAM



- = Assembly Location
- = Wafer Lot
- = Year

А

L

Υ

W

- = Work Week
- = Pb-Free Package

#### **PIN CONNECTIONS**



# Table 3. ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 4.5 to 5.5; $T_A$ = -40 to 85 C, unless otherwise noted.)

| Characteristic                                                                                                                        | Symbol           | Min                     | Тур             | Max                     | Unit            |
|---------------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------------|-----------------|-------------------------|-----------------|
| Toggle Frequency (Sin Wave)                                                                                                           | f <sub>t</sub>   | 0.1                     | 1.4             | 1.1                     | GHz             |
| Supply Current Output Unloaded (Pin 2)                                                                                                | I <sub>CC</sub>  | -                       | 4.0             | 5.3                     | mA              |
| Modulus Control Input High (MC)                                                                                                       | V <sub>IH1</sub> | 2.0                     | -               | V <sub>CC</sub>         | V               |
| Modulus Control Input Low (MC)                                                                                                        | V <sub>IL1</sub> | GND                     | -               | 0.8                     | V               |
| Divide Ratio Control Input High (SW)                                                                                                  | V <sub>IH2</sub> | V <sub>CC</sub> – 0.5 V | V <sub>CC</sub> | V <sub>CC</sub> + 0.5 V | V               |
| Divide Ratio Control Input Low (SW)                                                                                                   | V <sub>IL2</sub> | OPEN                    | OPEN            | OPEN                    | -               |
| Output Voltage Swing<br>( $R_L = 560 \ \Omega$ ; $I_O = 5.5 \ mA$ ) (Note 1)<br>( $R_L = 1.1 \ k\Omega$ ; $I_O = 2.9 \ mA$ ) (Note 2) | V <sub>out</sub> | 1.0                     | 1.6             | -                       | V <sub>pp</sub> |
| Modulus Setup Time MC to Out (Note 3)                                                                                                 | t <sub>SET</sub> | -                       | 6.0             | 9.0                     | ns              |
| Input Voltage Sensitivity<br>100–250 MHz<br>250–1100 MHz                                                                              | V <sub>in</sub>  | 400<br>100              | -               | 1000<br>1000            | mVpp            |

1. Divide Ratio of 8/9 at 1.1 GHz,  $C_L$  = 8.0 pF. 2. Divide Ratio of 16/17 at 1.1 GHz,  $C_L$  = 8.0 pF. 3. Assuming  $R_L$  = 560  $\Omega$  at 1.1 GHz.





|      | <br> |  | <br> | <br> |  |
|------|------|--|------|------|--|
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |
| <br> |      |  |      |      |  |
|      |      |  |      |      |  |
|      |      |  |      |      |  |



DATE 16 FEB 2011



SEATING PLANE



onsemi, , and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or incruit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi