# onsemi

# Isolated High Current IGBT Gate Driver

# NCV57001

NCV57001 is a high–current single channel IGBT driver with internal galvanic isolation, designed for high system efficiency and reliability in high power applications. Its features include complementary inputs, open drain FAULT and Ready outputs, active Miller clamp, accurate UVLOs, DESAT protection, and soft turn–off at DESAT. NCV57001 accommodates both 5 V and 3.3 V signals on the input side and wide bias voltage range on the driver side including negative voltage capability. NCV57001 provides > 5 kVrms (UL1577 rating) galvanic isolation and > 1200 V<sub>IORM</sub> (working voltage) capabilities. NCV57001 is available in the wide–body SOIC

#### **PIN DESCRIPTION**

| Pin Name                              | No. | I/O   | Description                                                                                                                                                                                                            |
|---------------------------------------|-----|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>EE2A</sub><br>V <sub>EE2</sub> | 1   | Power | Output side negative power supply. A good quality bypassing capacitor is required from these pins to GND2 and should be placed close to the pins for best results. Connect it to GND2 for unipolar supply application. |

| Symbol            | Parameter                                                                                                                           |                         | Min             | Unit            |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------|-----------------|
|                   | Installation Classifications per DIN VDE 0110/1.89                                                                                  | < 150 V <sub>RMS</sub>  | I – IV          |                 |
|                   | Table 1 Rated Mains Voltage                                                                                                         | < 300 V <sub>RMS</sub>  | I – IV          |                 |
|                   |                                                                                                                                     | < 450 V <sub>RMS</sub>  | I – IV          |                 |
|                   |                                                                                                                                     | < 600 V <sub>RMS</sub>  | I – IV          |                 |
|                   |                                                                                                                                     | < 1000 V <sub>RMS</sub> | I – III         |                 |
| CTI               | Comparative Tracking Index (DIN IEC 112/VDE 0303 Part 1)                                                                            |                         | 600             |                 |
|                   | Climatic Classification                                                                                                             |                         | 40/100/21       |                 |
|                   | Polution Degree (DIN VDE 0110/1.89)                                                                                                 |                         | 2               |                 |
| V <sub>PR</sub>   | Input–to–Output Test Voltage, Method b, $V_{IORM} \times 1.875 = V_{PR}$ with tm = 1 s, Partial Discharge < 5 pC                    | 2250                    | V <sub>pk</sub> |                 |
|                   | Input–to–Output Test Voltage, Method a, $V_{IORM} \times 1.6 = V_{PR}$ , T and Sample Test with tm = 10 s, Partial Discharge < 5 pC | уре                     | _               | V <sub>pk</sub> |
| VIORM             | Maximum Repetitive Peak Voltage                                                                                                     |                         | 1200            | V <sub>pk</sub> |
| V <sub>IOWM</sub> | Maximum Working Insulation Voltage                                                                                                  |                         | 870             | V <sub>RM</sub> |
| V <sub>IOTM</sub> | Highest Allowable Over Voltage                                                                                                      |                         | 8400            | V <sub>pk</sub> |
| E <sub>CR</sub>   | External Creepage                                                                                                                   |                         | 8.0             | mm              |
| E <sub>CL</sub>   | External Clearance                                                                                                                  |                         | 8.0             | mm              |
| DTI               | Insulation Thickness                                                                                                                |                         | 17.3            | um              |

ABSOLUTE MAXIMUM RATINGS (Over operating free-

#### **OPERATING RANGES** (Note 6)

| Symbol                                                  | Parameter                                                                                      | Min   | Max | Unit |
|---------------------------------------------------------|------------------------------------------------------------------------------------------------|-------|-----|------|
| V <sub>DD1</sub> –GND1                                  | Supply voltage, input side                                                                     | UVLO1 | 5.5 | V    |
| V <sub>DD2</sub> –GND2                                  | Positive Power Supply, output side                                                             | UVLO2 | 24  | V    |
| V <sub>EE2</sub> –GND2                                  | Negative Power Supply, output side                                                             | -10   | 0   | V    |
| V <sub>DD2</sub> –V <sub>EE2</sub> (V <sub>MAX2</sub> ) | V <sub>DD2</sub> -V <sub>EE2</sub> (V <sub>MAX2</sub> ) Differential Power Supply, output side |       | 24  | V    |
| V <sub>IL</sub>                                         | Low level input voltage at IN+, IN-, /RST                                                      | 0     |     |      |

**ELECTRICAL CHARACTERISTICS** (V<sub>DD1</sub> = 5 V, V<sub>DD2</sub> = 15 V, V<sub>EE2</sub> = -8 V. For typical values T<sub>A</sub> =  $25^{\circ}$ 

**ELECTRICAL CHARACTERISTICS** ( $V_{DD1}$  = 5 V,  $V_{DD2}$  = 15 V,  $V_{EE2}$  = -8 V. For typical values  $T_A$  = 25°C, for min/max values,  $T_A$  is the operating ambient temperature range that applies, unless otherwise noted) (continued)

| Symbol                  | Parameter                                    | Test Condition                                                                                                                                 | Min              | Тур | Max | Unit |  |
|-------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|-----|------|--|
| DYNAMIC CHARACTERISTICS |                                              |                                                                                                                                                |                  |     |     |      |  |
| t <sub>PD-ON</sub>      | IN+, IN– to Output High Propagation<br>Delay | $C_{LOAD} = 10 \text{ nF}$<br>V <sub>IH</sub> to 10% of output change for<br>PW > 150 ns. OUT and CLAMP pins<br>are connected together         | 40               | 60  | 90  | ns   |  |
| t <sub>PD-OFF</sub>     | IN+, IN– to Output Low Propagation<br>Delay  | CICAGE 80.566.126650 T59 42.29330.<br>V <sub>IL</sub> to 90% of output change for<br>PW > 150 ns. OUT and CLAMP pins<br>are connected together | T and CLAMP pins |     |     |      |  |









#### FEATURE DESCRIPTIONS

#### Under Voltage Lockout (UVLO)

UVLO ensures correct switching of IGBT connected to the driver output.

- The IGBT is turned–off, if the supply V<sub>CC1</sub> drops below V<sub>UVLO1–OUT–OFF</sub> and the RDY pin output goes to low.
- The driver output does not start to react to the input signal on V<sub>IN</sub> until the V<sub>CC1</sub> rises above the V<sub>UVLO1-OUT-ON</sub> again. If the supply V<sub>CC1</sub> increase over V<sub>UVLO1-OUT-ON</sub>, the RDY pin output goes to be open-drain and outputs continue to switch IGBT
- The IGBT is turned–off, if the supply  $V_{CC2}$  drops below  $V_{UVLO2-OUT-OFF}$  and the RDY pin output goes to low.
- The driver output does not start to react to the input signal on V<sub>IN</sub> until the V<sub>CC1</sub> rises above the V<sub>UVLO1-OUT-ON</sub> again. If the supply V<sub>DD1</sub> increases over V<sub>UVLO1-OUT-ON</sub>, the RDY pin output goes to be open-drain and outputs continue to switch IGBT
- VEE2 is not monitored.

Figure 19. UVLO Diagram



#### Figure 20. Current Path without Miler Clamp Protection

#### Non-inverting and Inverting Input Pin (IN+, IN-)

NCV57001 has two possible input modes to control IGBT. Both inputs have defined minimum input pulse width to filter occasional glitches.

- Non-inverting input IN+ controls the driver output while inverting input IN- is set to LOW
- Inverting input IN- controls the driver output while non-inverting input IN+ is set to HIGH

<u>Warning:</u> When the application use an independent or separate power supply for the control unit ant the input side of the driver, all inputs should be protected by a serial resistor (In case of a power failure of the driver, the driver may be damaged due to overloading of the input protection circuits)



Figure 21. Current Path with Miler Clamp Protection

#### **Desaturation Protection (DESAT)**

Desaturation protection ensures the protection of IGBT at short circuit. When the  $V_{CESAT}$  voltage goes up and reaches the set limit, the output is driven low and /FLT output is activated. Blanking time can be set by internal current source and an external capacitor. To avoid false DESAT triggering and minimize blanking time, fast switching diodes with low internal capacitance are recommended. All DESAT protective diodes internal capacitances builds voltage divider with the blanking capacitor.

<u>Warning</u>: Both external protective diodes are recommended for the protection against voltage spikes caused by IGBT transients passing through parasitic capacitances.

#### **DESAT Circuit Parameters Specification**

 $t_{BLANK} = C_{BLANK} \cdot \frac{V_{DESAT-THR}}{I_{DESAT-CHG}}$ 

 $V_{\text{DESAT-THR}} > R_{\text{S-DESAT}} \cdot I_{\text{DESAT-CHG}} + V_{\text{F HV diode}} + V_{\text{CESAT_IGBT}}$ 



Figure 22. DESAT Protection Schematic

#### Fault Output Pin (FLT)

FLT open-drain output provides feedback to the controller about driver DESAT protection conditions. The open-drain FLT outputs of multiple NCV57001 devices can be wired together forming a single, common fault bus for interfacing directly to the microcontroller. FLT output has  $50k\Omega$  internal pull-up resistor to VDD1.

#### Ready Output Pin (RDY)

RDY open-drain output provides feedback to the controller about driver UVLO and TSD protections conditions.

- If either side of device have insufficient supply (VDD1 or VDD2), the RDY pin output goes low; otherwise, RDY pin output is open drain.
- If the temperature crosses the TSD threshold, the RDY pin output goes low; otherwise, RDY pin output is open drain.

The open-drain RDY outputs of multiple NCV57001 devices can be "OR"ed together.

#### **Reset Input Pin (RST)**

Reset input pin has internal pull-up resistor to VDD1. In normal condition the RST pin is connected to HIGH, to reset FAULT conditions connect RST pin to LOW. In applications that does not allow to control the reset, RST pin should be connected to IN+, the driver will be reset by each input pulse.

#### **RESET Input**

• FLT input is used to set back FLT output after DESAT conditions disappear

<u>Warning</u>: When the application use an independent or separate power supply for the control unit ant the input side of the driver, all inputs should be protected by a serial resistor (In case of a power failure of the driver, the driver may be damaged due to overloading of the input protection circuits)

#### Power Supply (VDD1, VDD2, VEE2)

NCV57001 is designed to support two different power supply configurations, bipolar or unipolar power supply. For reliable high output current the suitable external power capacitors required. Parallel combination of 100 nF + 4.7  $\mu$ F ceramic capacitors is optimal for a wide range of applications using IGBT. For reliable driving IGBT modules (containing several parallel IGBT's) is a higher capacity required (typically 100 nF + 10  $\mu$ F). Capacitors should be as close as possible to the driver's power pins.

- In bipolar power supply the driver is typically supplied with a positive voltage of 15 V at VDD2 and negative voltage -5 V at VEE2 (Figure 24). Negative power supply prevents a dynamic turn on throughout the internal IGBT input capacitance.
- In Unipolar power supply the driver is typically supplied with a positive voltage of 15 V at VDD2. Dynamic turn on throughout the internal IGBT input capacitance could be prevented by Active Miler Clamp function. CLAMP output should be directly connected to IGBT gate (Figure 25).



Figure 24. Bipolar Power Supply







Figure 27. Recommended Basic Bipolar Power Supply PCB Design

9

8

16

1

*1*∕∼м





-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.

- 888888

onsemi, , and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="http://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or incruit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi